

# EBU4202: Digital Circuit Design Hazards and Glitches

Dr. Md Hasanuzzaman Sagor (Hasan)
Dr. Chao Shu (Chao)
Dr. Farha Lakhani (Farha)

School of Electronic Engineering and Computer Science,

Queen Mary University of London,

London, United Kingdom.

#### **Timing Hazards and Output Glitches**

- Output glitch: A momentary unexpected output change (short pulse) when an input changes; usually caused by gate propagation delays.
- Hazards: A timing hazard exists in a combinational circuit when it produces an output glitch when one or more inputs change.
  - Static Hazards (static-1 and static-0): when 1 input variable changes, the output changes momentarily before stabilising on the correct value.
    - Can usually be fixed by <u>adding redundant logic</u>
  - Dynamic Hazards: possibility of an output changing more than once as a result of a single input change.



#### **Timing Hazards and Output Glitches**





#### **Timing Hazards and Output Glitches**

BC

Example of static-1 hazard (cont.):





#### **Static Hazards**

- A static-1 hazard is a pair of input combinations that: (i) differ in only one input variable and (ii) both give a 1 output; such that it is possible for a momentary 0 output to occur during a transition in the differing input variable.
- A static-0 hazard is a pair of input combinations that: (i) differ in only one input variable and (ii) both give a 0 output; such that it is possible for a momentary 1 output to occur during a transition in the differing input variable.



**Question:** Is there any static hazard on the combinational circuit shown in the Karnaugh Maps? How can we eliminate this?









Is there any static hazard on the combinational circuit shown in the Karnaugh Maps? How can we eliminate this?

Answer: add a redundant group:









Example: 
$$F = X'Y'Z + X'YZ' + XYZ = (X \oplus Y)'.Z + (X + Z)'.Y$$

Three input combinations give output 1.

$$XYZ = 001$$

$$XYZ = 010$$

$$XYZ = 111$$



If we investigate any two input combinations, we see that there are two variable changes. So, no Static-1 Hazard.

But according to the static-0 definition, there is a possibility to exist a Static-0 hazard (for input combinations XYZ = 000, 100). However, a properly designed two-level SoPs (AND-OR) circuit has no Static-0 hazard. You can draw the corresponding timing diagram for both circuits and check if there is any hazard.







